summaryrefslogtreecommitdiff
path: root/tool/mbed/mbed-sdk/libraries/mbed/targets/hal/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/mpu/fsl_mpu_hal.h
blob: c26fdcea8ff9fd686eeafeeaa07095c5938f9186 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
/*
 * Copyright (c) 2013 - 2014, Freescale Semiconductor, Inc.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without modification,
 * are permitted provided that the following conditions are met:
 *
 * o Redistributions of source code must retain the above copyright notice, this list
 *   of conditions and the following disclaimer.
 *
 * o Redistributions in binary form must reproduce the above copyright notice, this
 *   list of conditions and the following disclaimer in the documentation and/or
 *   other materials provided with the distribution.
 *
 * o Neither the name of Freescale Semiconductor, Inc. nor the names of its
 *   contributors may be used to endorse or promote products derived from this
 *   software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */
#ifndef __FSL_MPU_HAL_H__
#define __FSL_MPU_HAL_H__

#include <assert.h>
#include <stdint.h>
#include <stdbool.h>
#include "fsl_mpu_features.h"
#include "fsl_device_registers.h"

#ifndef MBED_NO_MPU

#define MPU_REGION_NUMBER 12

/*!
 * @addtogroup mpu_hal
 * @{
 */

/*******************************************************************************
 * Definitions
 *******************************************************************************/

/*! @brief MPU region number region0~region11. */
typedef enum _mpu_region_num{
    kMPURegionNum00 = 0U,  /*!< MPU region number 0*/
    kMPURegionNum01 = 1U,  /*!< MPU region number 1*/
    kMPURegionNum02 = 2U,  /*!< MPU region number 2*/
    kMPURegionNum03 = 3U,  /*!< MPU region number 3*/
    kMPURegionNum04 = 4U,  /*!< MPU region number 4*/
    kMPURegionNum05 = 5U,  /*!< MPU region number 5*/
    kMPURegionNum06 = 6U,  /*!< MPU region number 6*/
    kMPURegionNum07 = 7U,  /*!< MPU region number 7*/
    kMPURegionNum08 = 8U,  /*!< MPU region number 8*/
    kMPURegionNum09 = 9U,  /*!< MPU region number 9*/
    kMPURegionNum10 = 10U, /*!< MPU region number 10*/
    kMPURegionNum11 = 11U, /*!< MPU region number 11*/
#if defined(CPU_MK70FN1M0VMF12) || defined(CPU_MK70FX512VMF12) || defined(CPU_MK70FN1M0VMF15) || defined(CPU_MK70FX512VMF15) || \
    defined(CPU_MK70FN1M0VMJ12) || defined(CPU_MK70FX512VMJ12) || defined(CPU_MK70FN1M0VMJ15) || defined(CPU_MK70FX512VMJ15)
    kMPURegionNum11 = 12U, /*!< MPU region number 12*/
    kMPURegionNum11 = 13U, /*!< MPU region number 13*/
    kMPURegionNum11 = 14U, /*!< MPU region number 14*/
    kMPURegionNum11 = 15U, /*!< MPU region number 15*/
#endif
}mpu_region_num;

/*! @brief MPU error address register0~4. */
typedef enum _mpu_error_addr_reg{
    kMPUErrorAddrReg00 = 0U, /*!< MPU error address register 0*/
    kMPUErrorAddrReg01 = 1U, /*!< MPU error address register 1*/
    kMPUErrorAddrReg02 = 2U, /*!< MPU error address register 2*/
    kMPUErrorAddrReg03 = 3U, /*!< MPU error address register 3*/
    kMPUErrorAddrReg04 = 4U  /*!< MPU error address register 4*/
}mpu_error_addr_reg;

/*! @brief MPU error detail register0~4. */
typedef enum _mpu_error_detail_reg{
    kMPUErrorDetailReg00 = 0U, /*!< MPU error detail register 0*/
    kMPUErrorDetailReg01 = 1U, /*!< MPU error detail register 1*/
    kMPUErrorDetailReg02 = 2U, /*!< MPU error detail register 2*/
    kMPUErrorDetailReg03 = 3U, /*!< MPU error detail register 3*/
    kMPUErrorDetailReg04 = 4U  /*!< MPU error detail register 4*/
}mpu_error_detail_reg;

/*! @brief MPU access error. */
typedef enum _mpu_error_access_type{
    kMPUReadErrorType  = 0U, /*!< MPU error type---read*/
    kMPUWriteErrorType = 1U  /*!< MPU error type---write*/
}mpu_error_access_type;

/*! @brief MPU access error attributes.*/
typedef enum _mpu_error_attributes{
    kMPUUserModeInstructionAccess       = 0U, /*!< access instruction error in user mode*/
    kMPUUserModeDataAccess              = 1U, /*!< access data error in user mode*/
    kMPUSupervisorModeInstructionAccess = 2U, /*!< access instruction error in supervisor mode*/
    kMPUSupervisorModeDataAccess        = 3U  /*!< access data error in supervisor mode*/
}mpu_error_attributes;

/*! @brief access MPU in which mode. */
typedef enum _mpu_access_mode{
    kMPUAccessInUserMode       = 0U, /*!< access data or instruction in user mode*/
    kMPUAccessInSupervisorMode = 1U  /*!< access data or instruction in supervisor mode*/
}mpu_access_mode;

/*! @brief MPU master number. */
typedef enum _mpu_master_num{
    kMPUMaster00 = 0U, /*!< Core.*/
    kMPUMaster01 = 1U, /*!< Debugger.*/
    kMPUMaster02 = 2U, /*!< DMA.*/
    kMPUMaster03 = 3U, /*!< ENET.*/
    kMPUMaster04 = 4U, /*!< USB.*/
    kMPUMaster05 = 5U, /*!< SDHC.*/
    kMPUMaster06 = 6U, /*!< undefined.*/
    kMPUMaster07 = 7U  /*!< undefined.*/
}mpu_master_num;

/*! @brief MPU error access control detail. */
typedef enum _mpu_error_access_control{
    kMPUNoRegionHitError        = 0U, /*!< no region hit error*/
    kMPUNoneOverlappRegionError = 1U, /*!< access single region error*/
    kMPUOverlappRegionError     = 2U  /*!< access overlapping region error*/
}mpu_error_access_control;

/*! @brief MPU access rights in supervisor mode for master0~master3. */
typedef enum _mpu_supervisor_access_rights{
    kMPUSupervisorReadWriteExecute = 0U, /*!< R W E allowed in supervisor mode*/
    kMPUSupervisorReadExecute      = 1U, /*!< R E allowed in supervisor mode*/
    kMPUSupervisorReadWrite        = 2U, /*!< R W allowed in supervisor mode*/
    kMPUSupervisorEqualToUsermode  = 3U  /*!< access permission equal to user mode*/
}mpu_supervisor_access_rights;

/*! @brief MPU access rights in user mode for master0~master3. */
typedef enum _mpu_user_access_rights{
    kMPUUserNoAccessRights   = 0U, /*!< no access allowed in user mode*/
    kMPUUserExecute          = 1U, /*!< E allowed in user mode*/
    kMPUUserWrite            = 2U, /*!< W allowed in user mode*/
    kMPUUserWriteExecute     = 3U, /*!< W E allowed in user mode*/
    kMPUUserRead             = 4U, /*!< R allowed in user mode*/
    kMPUUserReadExecute      = 5U, /*!< R E allowed in user mode*/
    kMPUUserReadWrite        = 6U, /*!< R W allowed in user mode*/
    kMPUUserReadWriteExecute = 7U  /*!< R W E allowed in user mode*/
}mpu_user_access_rights;

/*! @brief MPU process identifier. */
typedef enum _mpu_process_identifier_value{
    kMPUIdentifierDisable = 0U, /*!< processor identifier disable*/
    kMPUIdentifierEnable  = 1U  /*!< processor identifier enable*/
}mpu_process_identifier_value;

/*! @brief MPU access control for master4~master7. */
typedef enum _mpu_access_control{
    kMPUAccessDisable = 0U, /*!< Read or Write not allowed*/
    kMPUAccessEnable  = 1U  /*!< Read or Write allowed*/
}mpu_access_control;

/*! @brief MPU access type for master4~master7. */
typedef enum _mpu_access_type{
    kMPUAccessRead  = 0U, /*!< Access type is read*/
    kMPUAccessWrite = 1U  /*!< Access type is write*/
}mpu_access_type;

/*! @brief MPU access region valid. */
typedef enum _mpu_region_valid{
    kMPURegionInvalid = 0U, /*!< region invalid*/
    kMPURegionValid   = 1U  /*!< region valid*/
}mpu_region_valid;

/*! @brief MPU status return codes.*/
typedef enum _MPU_status {
    kStatus_MPU_Success                   = 0x0U, /*!< Succeed. */
    kStatus_MPU_NotInitlialized           = 0x1U, /*!< MPU is not initialized yet. */
    kStatus_MPU_NullArgument              = 0x2U, /*!< Argument is NULL.*/
 } mpu_status_t;
 
/*******************************************************************************
 ** Variables
 *******************************************************************************/

/*******************************************************************************
 * API
 *******************************************************************************/

#if defined(__cplusplus)
extern "C" {
#endif

/*!
 * @name MPU HAL.
 * @{
 */

/*!
 * @brief Enables the MPU module operation
 *
 * @param baseAddr The MPU peripheral base address
 */
static inline void MPU_HAL_Enable(uint32_t baseAddr)
{
    BW_MPU_CESR_VLD(baseAddr, (uint8_t)true);
}

/*!
 * @brief Disables the MPU module operation
 *
 * @param baseAddr The MPU peripheral base address
 */
static inline void MPU_HAL_Disable(uint32_t baseAddr)
{
    BW_MPU_CESR_VLD(baseAddr, (uint8_t)false);
}

/*!
 * @brief Checks whether the MPU module is enabled
 *
 * @param baseAddr The MPU peripheral base address
 * @retval true MPU module is enabled
 * @retval false MPU module is disabled
 */
static inline bool MPU_HAL_IsEnabled(uint32_t baseAddr)
{
   return BR_MPU_CESR_VLD(baseAddr);
}

/*!
 * @brief Returns the total region number
 *
 * @param baseAddr The MPU peripheral base address
 * @retval the number of regions
 */
static inline uint32_t MPU_HAL_GetNumberOfRegions(uint32_t baseAddr)
{
    return (BR_MPU_CESR_NRGD(baseAddr));
}

/*!
 * @brief Returns MPU slave sports
 *
 * @param baseAddr The MPU peripheral base address
 * @retval the number of slaves
 */
static inline uint32_t MPU_HAL_GetNumberOfSlaves(uint32_t baseAddr)
{
    return (BR_MPU_CESR_NSP(baseAddr));
}

/*!
 * @brief Returns hardware level info
 *
 * @param baseAddr The MPU peripheral base address
 * @retval hardware revision level
 */
static inline uint32_t MPU_HAL_GetHardwareRevisionLevel(uint32_t baseAddr)
{
    return (BR_MPU_CESR_HRL(baseAddr));
}

/*!
 * @brief Returns hardware level info
 *
 * @param baseAddr The MPU peripheral base address
 * @param regNum Error address register number
 * @retval error access address
 */
static inline uint32_t MPU_HAL_GetErrorAccessAddr(uint32_t baseAddr, mpu_error_addr_reg regNum)
{
    assert(regNum < HW_MPU_EARn_COUNT);
    return (BR_MPU_EARn_EADDR(baseAddr, regNum));
}

/*!
 * @brief Returns error access slaves sports
 *
 * @param baseAddr The MPU peripheral base address
 * @retval error slave sports
*/
static inline uint8_t MPU_HAL_GetErrorSlaveSports(uint32_t baseAddr)
{
    return (BR_MPU_CESR_SPERR(baseAddr));
}

/*!
 * @brief Returns error access address
 *
 * @param baseAddr The MPU peripheral base address
 * @param errorDetailRegNum Error detail register number
 * @retval error access type
*/
static inline mpu_error_access_type MPU_HAL_GetErrorAccessType(uint32_t baseAddr, mpu_error_detail_reg errorDetailRegNum)
{
    assert(errorDetailRegNum < HW_MPU_EDRn_COUNT);
    return (mpu_error_access_type)(BR_MPU_EDRn_ERW(baseAddr, errorDetailRegNum));
}

/*!
 * @brief Returns error access attributes
 *
 * @param baseAddr The MPU peripheral base address
 * @param errorDetailRegNum Detail error register number
 * @retval error access attributes
 */
static inline mpu_error_attributes MPU_HAL_GetErrorAttributes(uint32_t baseAddr, mpu_error_detail_reg errorDetailRegNum)
{
    assert(errorDetailRegNum < HW_MPU_EDRn_COUNT);
    return (mpu_error_attributes)(BR_MPU_EDRn_EATTR(baseAddr, errorDetailRegNum));
}

/*!
 * @brief Returns error access master number
 *
 * @param baseAddr The MPU peripheral base address
 * @param errorDetailRegNum Error register number
 * @retval error master number
 */
static inline mpu_master_num MPU_HAL_GetErrorMasterNum(uint32_t baseAddr, mpu_error_detail_reg errorDetailRegNum)
{
    assert(errorDetailRegNum < HW_MPU_EDRn_COUNT);
    return (mpu_master_num)(BR_MPU_EDRn_EMN(baseAddr, errorDetailRegNum));
}

/*!
 * @brief Returns error process identifier
 *
 * @param baseAddr The MPU peripheral base address
 * @param errorDetailRegNum Error register number
 * @retval error process identifier
 */
static inline uint32_t MPU_HAL_GetErrorProcessIdentifier(uint32_t baseAddr, mpu_error_detail_reg errorDetailRegNum)
{
    assert(errorDetailRegNum < HW_MPU_EDRn_COUNT);
    return(BR_MPU_EDRn_EPID(baseAddr, errorDetailRegNum));
}

/*!
 * @brief Returns error access control
 *
 * @param baseAddr The MPU peripheral base address
 * @param errorDetailRegNum Error register number
 * @retval error access control
 */
static inline mpu_error_access_control MPU_HAL_GetErrorAccessControl(uint32_t baseAddr, mpu_error_detail_reg errorDetailRegNum)
{
    assert(errorDetailRegNum < HW_MPU_EDRn_COUNT);
    
    uint32_t i = BR_MPU_EDRn_EACD(baseAddr, errorDetailRegNum);
    
    if(0 == i)
    {
        return (kMPUNoRegionHitError);
    }
    else if(!(i&(i-1)))
    {
        return (kMPUNoneOverlappRegionError);
    }
    else 
    {
        return (kMPUOverlappRegionError);
    }
}

/*!
 * @brief Returns the region start address
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval region start address
 */
static inline uint32_t MPU_HAL_GetRegionStartAddr(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD0_COUNT);
    return (BR_MPU_RGDn_WORD0_SRTADDR(baseAddr, regionNum)<<BP_MPU_RGDn_WORD0_SRTADDR);
}

/*!
 * @brief Sets region start address
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param startAddr Region start address
 */
static inline void MPU_HAL_SetRegionStartAddr(uint32_t baseAddr, mpu_region_num regionNum, uint32_t startAddr)
{
    assert(regionNum < HW_MPU_RGDn_WORD0_COUNT);
    startAddr >>= BP_MPU_RGDn_WORD0_SRTADDR; 
    BW_MPU_RGDn_WORD0_SRTADDR(baseAddr, regionNum, startAddr);
}

/*!
 * @brief Returns region end address
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval region end address
 */
static inline uint32_t MPU_HAL_GetRegionEndAddr(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD1_COUNT);
    return (BR_MPU_RGDn_WORD1_ENDADDR(baseAddr, regionNum)<<BP_MPU_RGDn_WORD0_SRTADDR);
}

/*!
 * @brief Sets region end address
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param endAddr Region end address
 */
static inline void MPU_HAL_SetRegionEndAddr(uint32_t baseAddr, mpu_region_num regionNum, uint32_t endAddr)
{
    assert(regionNum < HW_MPU_RGDn_WORD1_COUNT);
    endAddr >>= BP_MPU_RGDn_WORD0_SRTADDR;
    BW_MPU_RGDn_WORD1_ENDADDR(baseAddr, regionNum, endAddr);
}

/*!
 * @brief Returns all masters access permission for a specific region
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval all masters access permission
 */
static inline uint32_t MPU_HAL_GetAllMastersAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (HW_MPU_RGDn_WORD2_RD(baseAddr, regionNum));
}

/*!
 * @brief Sets all masters access permission for a specific region
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights All masters access rights
 */
static inline void MPU_HAL_SetAllMastersAccessRights(uint32_t baseAddr, mpu_region_num regionNum, uint32_t accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    HW_MPU_RGDn_WORD2_WR(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Gets M0 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master0 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM0SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDn_WORD2_M0SM(baseAddr, regionNum)); 
}

/*!
 * @brief Gets M0 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master0 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM0UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT); 
    return (mpu_user_access_rights)(BR_MPU_RGDn_WORD2_M0UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M0 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master0 access permission
 */
static inline void MPU_HAL_SetM0SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);  
    BW_MPU_RGDn_WORD2_M0SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M0 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master0 access permission
 */
static inline void MPU_HAL_SetM0UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT); 
    BW_MPU_RGDn_WORD2_M0UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M0 process identifier is enabled in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m0 process identifier is enabled
 * @retval false m0 process identifier is disabled
 */

static inline bool MPU_HAL_IsM0ProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDn_WORD2_M0PE(baseAddr, regionNum));
}

/*!
 * @brief Sets the M0 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue Process identifier value
 */
static inline void MPU_HAL_SetM0ProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M0PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M1 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master1 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM1SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDn_WORD2_M1SM(baseAddr, regionNum)); 
}

/*!
 * @brief Gets M1 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master1 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM1UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDn_WORD2_M1UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M1 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master1 access permission
 */
static inline void MPU_HAL_SetM1SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M1SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M1 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master1 access permission
 */
static inline void MPU_HAL_SetM1UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M1UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether M1 process identifier enabled in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m1 process identifier is enabled
 * @retval false m1 process identifier is disabled
 */
static inline bool MPU_HAL_IsM1ProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDn_WORD2_M1PE(baseAddr, regionNum));
}

/*!
 * @brief Sets the M1 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue Process identifier value
 */
static inline void MPU_HAL_SetM1ProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M1PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M2 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master2 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM2SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDn_WORD2_M2SM(baseAddr, regionNum)); 
}

/*!
 * @brief Gets M2 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master2 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM2UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDn_WORD2_M2UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M2 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master2 access permission
 */
static inline void MPU_HAL_SetM2SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M2SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M2 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master2 access permission
 */
static inline void MPU_HAL_SetM2UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M2UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M2 process identifier enabled in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m2 process identifier is enabled
 * @retval false m2 process identifier is disabled
 */

static inline bool MPU_HAL_IsM2ProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDn_WORD2_M2PE(baseAddr, regionNum));
}

/*!
 * @brief Sets the M2 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param identifierValue Process identifier value.
 */
static inline void MPU_HAL_SetM2ProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M2PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M3 access permission in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master3 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM3SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDn_WORD2_M3SM(baseAddr, regionNum)); 
}

/*!
 * @brief Gets M3 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master3 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM3UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDn_WORD2_M3UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M3 access permission in supervisor mode.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessRights Master3 access permission.
 */
static inline void MPU_HAL_SetM3SupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M3SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M3 access permission in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master3 access permission
 */
static inline void MPU_HAL_SetM3UserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M3UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M3 process identifier enabled in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m3 process identifier is enabled
 * @retval false m3 process identifier is disabled
 */

static inline bool MPU_HAL_IsM3ProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDn_WORD2_M3PE(baseAddr, regionNum));
}

/*!
 * @brief Sets M3 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue Process identifier value
 */
static inline void MPU_HAL_SetM3ProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDn_WORD2_M3PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets the M4 access permission.
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @retval read or write permission
 */
static inline mpu_access_control MPU_HAL_GetM4AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M4RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M4WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets the M4 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @param accessControl Access permission
 */
static inline void MPU_HAL_SetM4AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
       BW_MPU_RGDn_WORD2_M4RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDn_WORD2_M4WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets the M5 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @retval read or write permission
 */
static inline mpu_access_control MPU_HAL_GetM5AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M5RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M5WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets the M5 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @param accessControl Access permission
 */
static inline void MPU_HAL_SetM5AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
       BW_MPU_RGDn_WORD2_M5RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDn_WORD2_M5WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets the M6 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType access type Read/Write
 * @retval read or write permission
 */
static inline mpu_access_control MPU_HAL_GetM6AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M6RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M6WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets the M6 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @param accessControl Access permission
 */
static inline void MPU_HAL_SetM6AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
       BW_MPU_RGDn_WORD2_M6RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDn_WORD2_M6WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets the M7 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @retval read or write permission
 */
static inline mpu_access_control MPU_HAL_GetM7AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M7RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDn_WORD2_M7WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets the M7 access permission
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessType Access type Read/Write
 * @param accessControl Access permission
 */
static inline void MPU_HAL_SetM7AccessControl(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    if(kMPUAccessRead == accessType)
    {
       BW_MPU_RGDn_WORD2_M7RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDn_WORD2_M7WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Checks whether region is valid
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true region is valid
 * @retval false region is invalid
 */
static inline bool MPU_HAL_IsRegionValid(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    return (1 == BR_MPU_RGDn_WORD3_VLD(baseAddr, regionNum));
}

/*!
 * @brief Sets  the region valid value
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param validValue Region valid value
 */
static inline void MPU_HAL_SetRegionValidValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_region_valid validValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    BW_MPU_RGDn_WORD3_VLD(baseAddr, regionNum, validValue);
}

/*!
 * @brief Gets the process identifier mask
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval region process identifier mask
 */
static inline uint8_t MPU_HAL_GetProcessIdentifierMask(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    return (BR_MPU_RGDn_WORD3_PIDMASK(baseAddr, regionNum));
}

/*!
 * @brief Sets the process identifier mask
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param processIdentifierMask Process identifier mask value
 */
static inline void MPU_HAL_SetPIDMASK(uint32_t baseAddr, mpu_region_num regionNum, uint8_t processIdentifierMask)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    BW_MPU_RGDn_WORD3_PIDMASK(baseAddr, regionNum, processIdentifierMask);
}

/*!
 * @brief Gets the process identifier
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval process identifier
 */
static inline uint8_t MPU_HAL_GetProcessIdentifier(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    return (BR_MPU_RGDn_WORD3_PID(baseAddr, regionNum));
}

/*!
 * @brief Sets the process identifier
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param processIdentifier Process identifier
 */
static inline void MPU_HAL_SetProcessIdentifier(uint32_t baseAddr, mpu_region_num regionNum, uint8_t processIdentifier)
{
    assert(regionNum < HW_MPU_RGDn_WORD3_COUNT);
    BW_MPU_RGDn_WORD3_PID(baseAddr, regionNum, processIdentifier);
}

/*!
 * @brief Gets all masters access permission from alternative register
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval all masters access permission
 */
static inline uint32_t MPU_HAL_GetAllMastersAlternateAcessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (HW_MPU_RGDAACn_RD(baseAddr, regionNum));
}

/*!
 * @brief Sets all masters access permission through alternative register
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights All masters access permission
 */
static inline void MPU_HAL_SetAllMastersAlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, uint32_t accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    HW_MPU_RGDAACn_WR(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Gets the M0 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master0 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM0AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDAACn_M0SM(baseAddr, regionNum));
}

/*!
 * @brief Gets the M0 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master0 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM0AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDAACn_M0UM(baseAddr, regionNum));
}

/*!
 * @brief Sets the M0 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master0 access permission
 */
static inline void MPU_HAL_SetM0AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M0SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets the M0 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master0 access permission
 */
static inline void MPU_HAL_SetM0AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M0UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M0 process identifier works in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m0 process identifier is enabled
 * @retval false m0 process identifier is disabled
 */
static inline bool MPU_HAL_IsM0AlternateProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDAACn_M0PE(baseAddr, regionNum));
}

/*!
 * @brief @brief Sets the M0 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue Process identifier value
 */
static inline void MPU_HAL_SetM0AlternateProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDAACn_M0PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M1 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master1 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM1AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDAACn_M1SM(baseAddr, regionNum));
}

/*!
 * @brief Gets M1 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval Master1 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM1AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDAACn_M1UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M1 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master1 access permission
 */
static inline void MPU_HAL_SetM1AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M1SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M1 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master1 access permission
 */
static inline void MPU_HAL_SetM1AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M1UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M1 process identifier works in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m1 process identifier is enabled
 * @retval false m1 process identifier is disabled
 */
static inline bool MPU_HAL_IsM1AlternateProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDAACn_M1PE(baseAddr, regionNum));
}

/*!
 * @brief @brief Sets M1 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue process identifier value
 */
static inline void MPU_HAL_SetM1AlternateProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDAACn_M1PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M2 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval M2 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM2AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDAACn_M2SM(baseAddr, regionNum));
}

/*!
 * @brief Gets the M2 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval M2 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM2AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDAACn_M2UM(baseAddr, regionNum));
}

/*!
 * @brief Sets  M2 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights M2 access permission
 */
static inline void MPU_HAL_SetM2AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M2SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M2 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights M2 access permission
 */
static inline void MPU_HAL_SetM2AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M2UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the M2 process identifier works in region hit evaluation
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval true m2 process identifier is enabled
 * @retval false m2 process identifier is disabled
 */
static inline bool MPU_HAL_IsM2AlternateProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDAACn_M2PE(baseAddr, regionNum));
}

/*!
 * @brief Sets M2 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param identifierValue process identifier value
 */
static inline void MPU_HAL_SetM2AlternateProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDAACn_M2PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets  M3 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval M3 access permission
 */
static inline mpu_supervisor_access_rights MPU_HAL_GetM3AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_supervisor_access_rights)(BR_MPU_RGDAACn_M3SM(baseAddr, regionNum));
}

/*!
 * @brief Gets M3 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @retval M3 access permission
 */
static inline mpu_user_access_rights MPU_HAL_GetM3AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    return (mpu_user_access_rights)(BR_MPU_RGDAACn_M3UM(baseAddr, regionNum));
}

/*!
 * @brief Sets M3 access rights in supervisor mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master3 access permission
 */
static inline void MPU_HAL_SetM3AlternateSupervisorAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_supervisor_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M3SM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Sets M3 access rights in user mode
 *
 * @param baseAddr The MPU peripheral base address
 * @param regionNum MPU region number
 * @param accessRights Master3 access permission
 */
static inline void MPU_HAL_SetM3AlternateUserAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_user_access_rights accessRights)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    BW_MPU_RGDAACn_M3UM(baseAddr, regionNum, accessRights);
}

/*!
 * @brief Checks whether the  M3 process identifier works in region hit evaluation.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @retval true m3 process identifier is enabled.
 * @retval false m3 process identifier is disabled.
 */
static inline bool MPU_HAL_IsM3AlternateProcessIdentifierEnabled(uint32_t baseAddr, mpu_region_num regionNum)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    return (1 == BR_MPU_RGDAACn_M3PE(baseAddr, regionNum));
}

/*!
 * @brief Sets M3 process identifier value--- 1 enable process identifier in region hit evaluation and 0 disable.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param identifierValue process identifier value.
 */
static inline void MPU_HAL_SetM3AlternateProcessIdentifierValue(uint32_t baseAddr, mpu_region_num regionNum, mpu_process_identifier_value identifierValue)
{
    assert(regionNum < HW_MPU_RGDn_WORD2_COUNT);
    BW_MPU_RGDAACn_M3PE(baseAddr, regionNum, identifierValue);
}

/*!
 * @brief Gets M4 access permission from alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @retval read or write permission.
 */
static inline mpu_access_control MPU_HAL_GetM4AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M4RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M4WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets M4 access permission through alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @param accessControl Access permission.
 */
static inline void MPU_HAL_SetM4AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        BW_MPU_RGDAACn_M4RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDAACn_M4WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets M5 access permission from alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @retval read or write permission.
 */
static inline mpu_access_control MPU_HAL_GetM5AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M5RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M5WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets M5 access permission through alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @param accessControl Master5 Access permission.
 */
static inline void MPU_HAL_SetM5AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        BW_MPU_RGDAACn_M5RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDAACn_M5WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets M6 access permission from alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @retval read or write permission.
 */
static inline mpu_access_control MPU_HAL_GetM6AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M6RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M6WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets M6 access permission through alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @param accessControl Master6 access permission.
 */
static inline void MPU_HAL_SetM6AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        BW_MPU_RGDAACn_M6RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDAACn_M6WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Gets M7 access permission from alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @retval read or write permission.
 */
static inline mpu_access_control MPU_HAL_GetM7AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M7RE(baseAddr, regionNum));
    }
    else
    {
        return (mpu_access_control)(BR_MPU_RGDAACn_M7WE(baseAddr, regionNum));
    }
}

/*!
 * @brief Sets M7 access permission through alternate register.
 *
 * @param baseAddr The MPU peripheral base address.
 * @param regionNum MPU region number.
 * @param accessType Access type Read/Write.
 * @param accessControl Master7 access permission.
 */
static inline void MPU_HAL_SetM7AlternateAccessRights(uint32_t baseAddr, mpu_region_num regionNum, mpu_access_type accessType, mpu_access_control accessControl)
{
    assert(regionNum < HW_MPU_RGDAACn_COUNT);
    if(kMPUAccessRead == accessType)
    {
        BW_MPU_RGDAACn_M7RE(baseAddr, regionNum, accessControl);
    }
    else
    {
        BW_MPU_RGDAACn_M7WE(baseAddr, regionNum, accessControl);
    }
}

/*!
 * @brief Initializes the MPU module.
 *
 * @param baseAddr The MPU peripheral base address.
 */
void MPU_HAL_Init(uint32_t baseAddr);

/*@}*/

#if defined(__cplusplus)
}
#endif

/*! @}*/

#endif /* MBED_NO_MPU */

#endif /* __FSL_MPU_HAL_H__*/
/*******************************************************************************
 * EOF
 *******************************************************************************/