summaryrefslogtreecommitdiff
path: root/tool/mbed/mbed-sdk/libraries/mbed/targets/hal/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/i2c/fsl_i2c_features.h
blob: d897349c1287d0f1f4865758dcbe54f903cbdda8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
/*
** ###################################################################
**     Version:             rev. 1.0, 2014-05-14
**     Build:               b140515
**
**     Abstract:
**         Chip specific module features.
**
**     Copyright: 2014 Freescale Semiconductor, Inc.
**     All rights reserved.
**
**     Redistribution and use in source and binary forms, with or without modification,
**     are permitted provided that the following conditions are met:
**
**     o Redistributions of source code must retain the above copyright notice, this list
**       of conditions and the following disclaimer.
**
**     o Redistributions in binary form must reproduce the above copyright notice, this
**       list of conditions and the following disclaimer in the documentation and/or
**       other materials provided with the distribution.
**
**     o Neither the name of Freescale Semiconductor, Inc. nor the names of its
**       contributors may be used to endorse or promote products derived from this
**       software without specific prior written permission.
**
**     THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
**     ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
**     WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
**     DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
**     ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
**     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
**     LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
**     ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
**     (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
**     SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
**
**     http:                 www.freescale.com
**     mail:                 support@freescale.com
**
**     Revisions:
**     - rev. 1.0 (2014-05-14)
**         Customer release.
**
** ###################################################################
*/

#if !defined(__FSL_I2C_FEATURES_H__)
#define __FSL_I2C_FEATURES_H__

#if defined(CPU_MK02FN128VFM10) || defined(CPU_MK02FN64VFM10) || defined(CPU_MK02FN128VLF10) || defined(CPU_MK02FN64VLF10) || \
    defined(CPU_MK02FN128VLH10) || defined(CPU_MK02FN64VLH10) || defined(CPU_MK22FN128VDC10) || defined(CPU_MK22FN128VLH10) || \
    defined(CPU_MK22FN128VLL10) || defined(CPU_MK22FN128VMP10) || defined(CPU_MK22FN256VDC12) || defined(CPU_MK22FN256VLH12) || \
    defined(CPU_MK22FN256VLL12) || defined(CPU_MK22FN256VMP12) || defined(CPU_MK22FN512VDC12) || defined(CPU_MK22FN512VLH12) || \
    defined(CPU_MK22FN512VLL12) || defined(CPU_MK24FN1M0VDC12) || defined(CPU_MK24FN1M0VLL12) || defined(CPU_MK24FN1M0VLQ12) || \
    defined(CPU_MK63FN1M0VLQ12) || defined(CPU_MK63FN1M0VMD12) || defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FN1M0VDC12) || \
    defined(CPU_MK64FX512VLL12) || defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FN1M0VLQ12) || \
    defined(CPU_MK64FX512VMD12) || defined(CPU_MK64FN1M0VMD12) || defined(CPU_MK65FN2M0CAC18) || defined(CPU_MK65FX1M0CAC18) || \
    defined(CPU_MK65FN2M0VMI18) || defined(CPU_MK65FX1M0VMI18) || defined(CPU_MK66FN2M0VLQ18) || defined(CPU_MK66FX1M0VLQ18) || \
    defined(CPU_MK66FN2M0VMD18) || defined(CPU_MK66FX1M0VMD18) || defined(CPU_MKV30F128VFM10) || defined(CPU_MKV30F64VFM10) || \
    defined(CPU_MKV30F128VLF10) || defined(CPU_MKV30F64VLF10) || defined(CPU_MKV30F128VLH10) || defined(CPU_MKV30F64VLH10) || \
    defined(CPU_MKV31F128VLH10) || defined(CPU_MKV31F128VLL10) || defined(CPU_MKV31F256VLH12) || defined(CPU_MKV31F256VLL12) || \
    defined(CPU_MKV31F512VLH12) || defined(CPU_MKV31F512VLL12)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (1)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (0)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#elif defined(CPU_MK20DX128VMP5) || defined(CPU_MK20DN128VMP5) || defined(CPU_MK20DX64VMP5) || defined(CPU_MK20DN64VMP5) || \
    defined(CPU_MK20DX32VMP5) || defined(CPU_MK20DN32VMP5) || defined(CPU_MK20DX128VLH5) || defined(CPU_MK20DN128VLH5) || \
    defined(CPU_MK20DX64VLH5) || defined(CPU_MK20DN64VLH5) || defined(CPU_MK20DX32VLH5) || defined(CPU_MK20DN32VLH5) || \
    defined(CPU_MK20DX128VFM5) || defined(CPU_MK20DN128VFM5) || defined(CPU_MK20DX64VFM5) || defined(CPU_MK20DN64VFM5) || \
    defined(CPU_MK20DX32VFM5) || defined(CPU_MK20DN32VFM5) || defined(CPU_MK20DX128VFT5) || defined(CPU_MK20DN128VFT5) || \
    defined(CPU_MK20DX64VFT5) || defined(CPU_MK20DN64VFT5) || defined(CPU_MK20DX32VFT5) || defined(CPU_MK20DN32VFT5) || \
    defined(CPU_MK20DX128VLF5) || defined(CPU_MK20DN128VLF5) || defined(CPU_MK20DX64VLF5) || defined(CPU_MK20DN64VLF5) || \
    defined(CPU_MK20DX32VLF5) || defined(CPU_MK20DN32VLF5) || defined(CPU_MK70FN1M0VMF12) || defined(CPU_MK70FX512VMF12) || \
    defined(CPU_MK70FN1M0VMF15) || defined(CPU_MK70FX512VMF15) || defined(CPU_MK70FN1M0VMJ12) || defined(CPU_MK70FX512VMJ12) || \
    defined(CPU_MK70FN1M0VMJ15) || defined(CPU_MK70FX512VMJ15)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (0)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (0)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (0)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (31)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#elif defined(CPU_MK24FN256VDC12)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (100)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (1)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (0)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#elif defined(CPU_MKL03Z32CAF4) || defined(CPU_MKL03Z8VFG4) || defined(CPU_MKL03Z16VFG4) || defined(CPU_MKL03Z32VFG4) || \
    defined(CPU_MKL03Z8VFK4) || defined(CPU_MKL03Z16VFK4) || defined(CPU_MKL03Z32VFK4)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (0)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (1)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (0)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (0)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (1)
#elif defined(CPU_MKL05Z8VFK4) || defined(CPU_MKL05Z16VFK4) || defined(CPU_MKL05Z32VFK4) || defined(CPU_MKL05Z8VLC4) || \
    defined(CPU_MKL05Z16VLC4) || defined(CPU_MKL05Z32VLC4) || defined(CPU_MKL05Z8VFM4) || defined(CPU_MKL05Z16VFM4) || \
    defined(CPU_MKL05Z32VFM4) || defined(CPU_MKL05Z16VLF4) || defined(CPU_MKL05Z32VLF4) || defined(CPU_MKL25Z32VFM4) || \
    defined(CPU_MKL25Z64VFM4) || defined(CPU_MKL25Z128VFM4) || defined(CPU_MKL25Z32VFT4) || defined(CPU_MKL25Z64VFT4) || \
    defined(CPU_MKL25Z128VFT4) || defined(CPU_MKL25Z32VLH4) || defined(CPU_MKL25Z64VLH4) || defined(CPU_MKL25Z128VLH4) || \
    defined(CPU_MKL25Z32VLK4) || defined(CPU_MKL25Z64VLK4) || defined(CPU_MKL25Z128VLK4)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (1)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (0)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (1)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (31)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#elif defined(CPU_MKL13Z64VFM4) || defined(CPU_MKL13Z128VFM4) || defined(CPU_MKL13Z256VFM4) || defined(CPU_MKL13Z64VFT4) || \
    defined(CPU_MKL13Z128VFT4) || defined(CPU_MKL13Z256VFT4) || defined(CPU_MKL13Z64VLH4) || defined(CPU_MKL13Z128VLH4) || \
    defined(CPU_MKL13Z256VLH4) || defined(CPU_MKL13Z64VMP4) || defined(CPU_MKL13Z128VMP4) || defined(CPU_MKL13Z256VMP4) || \
    defined(CPU_MKL23Z64VFM4) || defined(CPU_MKL23Z128VFM4) || defined(CPU_MKL23Z256VFM4) || defined(CPU_MKL23Z64VFT4) || \
    defined(CPU_MKL23Z128VFT4) || defined(CPU_MKL23Z256VFT4) || defined(CPU_MKL23Z64VLH4) || defined(CPU_MKL23Z128VLH4) || \
    defined(CPU_MKL23Z256VLH4) || defined(CPU_MKL23Z64VMP4) || defined(CPU_MKL23Z128VMP4) || defined(CPU_MKL23Z256VMP4) || \
    defined(CPU_MKL33Z128VLH4) || defined(CPU_MKL33Z256VLH4) || defined(CPU_MKL33Z128VMP4) || defined(CPU_MKL33Z256VMP4) || \
    defined(CPU_MKL43Z64VLH4) || defined(CPU_MKL43Z128VLH4) || defined(CPU_MKL43Z256VLH4) || defined(CPU_MKL43Z64VMP4) || \
    defined(CPU_MKL43Z128VMP4) || defined(CPU_MKL43Z256VMP4)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (1)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (1)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (0)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (1)
#elif defined(CPU_MKL26Z256VLK4) || defined(CPU_MKL26Z128VLL4) || defined(CPU_MKL26Z256VLL4) || defined(CPU_MKL26Z128VMC4) || \
    defined(CPU_MKL26Z256VMC4) || defined(CPU_MKL46Z128VLH4) || defined(CPU_MKL46Z256VLH4) || defined(CPU_MKL46Z128VLL4) || \
    defined(CPU_MKL46Z256VLL4) || defined(CPU_MKL46Z128VMC4) || defined(CPU_MKL46Z256VMC4)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (100)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (1)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (0)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (1)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (31)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#elif defined(CPU_MKV40F128VLH15) || defined(CPU_MKV40F128VLL15) || defined(CPU_MKV40F256VLH15) || defined(CPU_MKV40F256VLL15) || \
    defined(CPU_MKV40F64VLH15) || defined(CPU_MKV43F128VLH15) || defined(CPU_MKV43F128VLL15) || defined(CPU_MKV43F64VLH15) || \
    defined(CPU_MKV44F128VLH15) || defined(CPU_MKV44F128VLL15) || defined(CPU_MKV44F64VLH15) || defined(CPU_MKV45F128VLH15) || \
    defined(CPU_MKV45F128VLL15) || defined(CPU_MKV45F256VLH15) || defined(CPU_MKV45F256VLL15) || defined(CPU_MKV46F128VLH15) || \
    defined(CPU_MKV46F128VLL15) || defined(CPU_MKV46F256VLH15) || defined(CPU_MKV46F256VLL15)
    /* @brief Has I2C bus stop detection (register bit FLT[STOPF]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT (1)
    /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
    #define FSL_FEATURE_I2C_HAS_SMBUS (1)
    /* @brief Maximum supported baud rate in kilobit per second. */
    #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (100)
    /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
    #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
    /* @brief Has DMA support (register bit C1[DMAEN]). */
    #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
    /* @brief Has I2C bus start detection (register bits FLT[STARTF] and FLT[SSIE]). */
    #define FSL_FEATURE_I2C_HAS_START_DETECT (0)
    /* @brief Has I2C bus stop detection interrupt (register bit FLT[STOPIE]). */
    #define FSL_FEATURE_I2C_HAS_STOP_DETECT_INTERRUPT (1)
    /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
    #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
    /* @brief Maximum width of the glitch filter in number of bus clocks. */
    #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (31)
    /* @brief Has control of the drive capability of the I2C pins. */
    #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
    /* @brief Has double buffering support (register S2). */
    #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
#else
    #error "No valid CPU defined!"
#endif

#endif /* __FSL_I2C_FEATURES_H__ */

/*******************************************************************************
 * EOF
 ******************************************************************************/